Transforming VHDL to Timed Automata

Tolga Ayav, Tugkan Tuglular, Fevzi Belli
{tolgaayav,tugkantuglular,fevzibelli}@iyte.edu.tr

May 7, 2015

Technical Report
Department of Computer Engineering
İzmir Institute of Technology

35430 Urla İzmir, Turkey. Web: http://compeng.iyte.edu.tr

ISSN:

All rights, including translation into other languages are reserved by the authors. No part of this report may be reproduced or used in any form or by any means - graphically or mechanically, including photocopying, recording, taping or information and retrieval systems - without written permission from the authors.
This page has been left blank intentionally.
Transforming VHDL to Timed Automata

Tolga Ayav, Tugkan Tuglular, Fevzi Belli

May 7, 2015

Abstract

This report presents the transformation of behavioral VHDL programs to Timed Automata.

1 Background

Synthesizable VHDL is the subset of VHDL, which is used for synthesizing digital circuits. The entire formal grammar definition of VHDL is beyond the scope of this work, yet some of the statements and critical aspects are explained in this context. For complete grammar definition of hardware description languages, see [5] and [3]. Without loss of generality, we restrict our work to the following VHDL syntax for the sake of clarity:
where $N$ is either entity or architecture identifier, \( v \) is a variable, \( s \) is a signal, \( a \) is an array identifier; \( W \) is a possibly empty set of signals; \( i \) is an integer; and \( \circ \in \{\leq, <, =, >, \geq, \text{ and }, \text{or}, \text{xor}\} \). \([D]\) denotes an optional block of signal and variable declarations.

This subset of synthesizable VHDL is quite sufficient to describe circuits used in practice. We give the semantics of the language with brief explanations and small examples below. Please note that by VHDL we mean synthesizable VHDL in the rest of the text.

A VHDL program mainly consists of two parts: entity declaration that defines ports of the circuit and architecture body that describes what this entity does. The functional program resides in the architecture body. For example, the following VHDL program implements an exclusive-or gate:

```vhdl
entity XOR is
  port(x: in std_logic;
       y: in std_logic;
       z: out std_logic);
end XOR;
architecture body of XOR is
begin
  z <= x xor y;
end body;
```
In general, VHDL has two forms of statements: concurrent and sequential. Concurrent statements take place in the architecture body. A concurrent statement can be one of the followings:

- concurrent signal assignment
- process statement
- component instantiation statement
- generate statement

In the above exclusive-or program, the statement \( z <= x \ xor y \) is a concurrent signal assignment. Processes are such constructions that they might contain variable definitions, their own signal definitions and a sequential code inside its body. Processes are invoked once initially and then only if any change occurs in any signal defined in the sensitivity list. For example, the following code shows a process definition that computes the \( xor \) of two signals, \( x \) and \( y \), and assigns the result to signal \( z \):

```vhdl
process (x, y)
begin
    z <= x xor y;
end process;
```

Note that the signals listed between the parentheses in the first line of the above code, i.e., \( x \) and \( y \) are the elements of the sensitivity list. When a process is invoked, all the statements in its body, i.e., between `begin` and `end` statements, are sequentially executed and then the process halts. Sequential statements may only appear in processes. A sequential statement can be one of the followings:

- signal assignment
- variable assignment
- branching statements such as `if`, `case` and `loop`.

Here, one should notice the semantic difference between variable and signal assignments. In case where a signal is assigned a new value, the assignment is performed when the process halts. On the other hand, assignments are performed immediately in case of variable assignments. Processes can communicate with each other through shared variables and signals provided that multi-source is not used, i.e., two processes cannot update the same variable or signal.

If and `case` statements are quite similar to many high-level languages both in syntactic and semantic manner, therefore they will not be addressed in this context. `Loop` statements need a special care before the transformation; i.e., they must be unrolled so that they can be turned out to be ordinary sequential statements as follows:

```vhdl
for v in 0 to i loop
    S
end loop =

    v := 0; S; v := 1; S; \ldots; v = n; S;
```

A component instantiation statement in VHDL is similar to placement of a component in a schematic. Component instantiations can be considered as separate circuits. Generate statement simplifies repetitive code and it is used for multiple instantiations of the same component. Therefore, it can be simply considered as multiple component instantiations.

VHDL allows us to describe the circuits, simulate and moreover rapidly realize them, thanks to the Field Programmable Gate Arrays (FPGA). It allows engineers to implement counters, ALU, finite state machines as well as complex digital functions such as microprocessors and digital signal processors [4].

In order to describe a circuit, the model shown in Fig. 1 can be used. The model is generic enough such that both a complex microprocessor and a simple counter conform
to the same structure. According to the figure, digital circuits consist of basically a combinational and a sequential part. The sequential part has memory elements such as flip-flops, registers etc., for keeping the state information and they are driven by the clock signal whilst the combinational part generates output signals and decides about the next state depending on the previous state and inputs. In Fig. 1, \( f_q(D, r) \) denotes the output function and \( f_r(D, r) \) denotes the next-state function both of which depends on the input signals and the previous state in the most general form.

Note that timing statements as to after 1 us cannot be synthesized. This is due to the fact that this statement cannot be technically realized on a programmable device since the correct timing can only be satisfied depending on the frequency of an external clock, which is unknown to the chip. On the other hand, timing statements are quite useful for simulation. Therefore, we introduce the following statement in addition to our restricted synthesizable VHDL syntax:

\[
s <= e \text{ after } t \quad \text{(Signal assignment)}
\]

where \( t \) is a strictly positive integer or \( \infty \). We will not dwell upon any further explanations about VHDL since such details are beyond the scope of this paper. For more comprehensive information on hardware description languages, refer to [7] and [5]. Note also that we use VHDL program and circuit interchangeably in the rest of the text, i.e., VHDL programs are considered to be the same with their equivalent circuits.

### 1.1 Timed Automata

Timed automata is a valuable tool for especially designing real-time systems. In this context, we transform VHDL programs to serve as equivalent timed automata.

**Definition 1** (Timed Automaton). A timed automaton is a tuple \( (Q, q_0, X, \Sigma, \delta, I) \) where:

- \( Q \) is a finite set of locations.
- \( q_0 \in Q \) is the initial location.
- \( X \) is a finite set of real valued clock variables.
- \( \Sigma \) is the set of denoting actions.
• $\delta \subseteq Q \times 2^C \times \Sigma \times 2^X \times Q$ is the set of transitions.
• $I : Q \rightarrow 2^C$ assigns invariants to locations.

A constraint $C$ is of the form:

$$C ::= z \odot k \mid z - y \odot k$$

where $z, y \in X$ or $V$, $k \in N$ and $\odot \in \{\leq, <, =, >, \geq\}$ and $V$ is a finite set of real valued data variables. A clock valuation is a function $u : X \rightarrow \mathbb{R}_{\geq 0}$ from the set of clocks to the non-negative reals. Let $\mathbb{R}^X$ be the set of all clock valuations. Let $u(x) = 0$ for all $x \in X$. We will relax the notation by considering guards and invariants as sets of clock valuations, writing $u \in I(q)$ to mean that $u$ satisfies $I(q)$.

**Definition 2 (Semantics of Timed Automaton).** Let $(Q, q_0, X, \Sigma, \delta, I)$ be a timed automaton. The semantics is given by a transition system $\langle S, s_0, \rightarrow \rangle$ where $S \subseteq L \times \mathbb{R}^X$ is the set of states, $s_0 = (q_0, u_0)$ is the initial state and $\rightarrow \subseteq S \times (\mathbb{R}_{\geq 0} \cup \Sigma) \times S$ is the transition relation such that:

- $(q, u) \xrightarrow{d} (q, u + d)$ if $\forall d' : 0 \leq d' \leq d \Rightarrow u + d' \in I(q)$, and
- $(q, u) \xrightarrow{a} (q', u')$ if $\exists (q, g, a, r, q') \in \delta : u \in g, u' = [r \mapsto 0]u$ and $u' \in I(q)$.

where for $d \in \mathbb{R}_{\geq 0}$, $u + d$ maps each clock $x$ in $X$ to the value $u(x) + d$, and $[r \mapsto 0]u$ denotes the clock valuation which maps each clock in $r$ to 0 and agrees with $u$ over $X \setminus r$.

Time may pass only if it satisfies the invariant of the current state. A transition of the automaton may occur if and only if its guard and the invariant of the new state are satisfied. The semantics of the automaton is the set of traces of the associated transition system. Timed automata are often composed into a network of timed automata over a common set of clocks and actions, consisting of $n$ timed automata. The automaton used by UPPAAL is also augmented with a useful transition label, i.e., synchronization channels and data variables in various types. For instance, in case of declaring a synchronization channel $a$, when a transition labeled with $a!$ occurs, the complementary transition labeled with $a?$ occurs simultaneously. Therefore, we augment the automaton with synchronization channels together with integer and boolean data variables.

**Definition 3 (Network of Timed Automata).** Let $(Q_i, q_i^0, X_i, \Sigma_i, \delta_i, I_i)$ be a network of $n$ timed automata. Let $\bar{q}_0 = (q_1^0, q_2^0, \ldots, q_n^0)$ be the initial location vector. The semantics is defined as the transition system $\langle S, s_0, \rightarrow \rangle$, where $S = (Q_1 \times \ldots \times Q_n) \times \mathbb{R}^X$ is the set of states, $s_0 = (\bar{q}_0, u_0)$ is the initial state and $\rightarrow \subseteq S \times S$ is the transition relation.

1.2 Specification Language

Specifications will be expressed in real-time temporal logic TCTL, which extends the computation tree logic CTL with clock variables.
Definition 4 (Syntax of TCTL). The formulas $\varphi$ of TCTL are defined inductively by the grammar

$$\varphi ::= \text{true} \mid p \mid \neg \varphi \mid \varphi \land \varphi \mid \varphi \exists U I \varphi \mid \varphi \forall U I \varphi,$$

where $p \in Pr$ is an atomic proposition and/or clock variables and $I \in I$ is an interval in the set of intervals $I$ appearing in $\varphi$.

From the above syntax, we can derive the following operators (for further details on the semantics of TCTL and derivation of operators, one may refer to [1, 8] and [2]):

$\exists \lozenge \psi$ (Possibly). There exists a path that property $\psi$ possibly holds.

$\forall \square \psi$ (Invariantly). Property $\psi$ always holds.

$\exists \square \psi$ (Potentially always). There exists a path along which property $\psi$ always holds.

$\forall \lozenge \psi$ (Eventually). Property $\psi$ eventually holds.

$\psi \leadsto \varphi$ (Leads-to). Whenever property $\psi$ holds, property $\varphi$ eventually holds.

$\psi \leadsto \leq t \varphi$ (Time-bounded Leads-to). Whenever property $\psi$ holds, property $\varphi$ eventually holds in at most $t$ time units.

Safety Properties. Safety properties are of the form: “something bad will never happen”. For instance, in a model of aircraft, a safety property might be that the altitude must never exceed its maximum value.

Liveness Properties. Liveness properties are of the form: “something will eventually happen”, e.g., when pressing the button of the engine start, then eventually the engine should start.

Bounded Liveness Properties. In real-time systems, a liveness property is not sufficient and bounded times response should be investigated. Bounded time liveness property can be expressed with a time-bounded leads-to operator, i.e., $\varphi \leadsto_{\leq t} \psi$. These properties can be reduced to simple safety properties such that first the model under investigation is extended with a boolean variable $b$ and an additional clock $z$. The boolean variable $b$ must be initialized to $\text{false}$. Whenever $\varphi$ starts to hold $b$ is set to $\text{true}$ and the clock $z$ is reset. When $\psi$ commences to hold $b$ is set to $\text{false}$. Thus the truth-value of $b$ indicates whether there is an obligation of $\psi$ to hold in the future and $z$ measures the accumulated time since this unfulfilled obligation started. The time-bounded leads-to property $\varphi \leadsto_{\leq t} \psi$ yields the verification of the safety property $\forall \square b \Rightarrow z \leq t$. Similarly, we can define $\varphi \leadsto_{\geq t} \psi$ to express that $\psi$ must hold at least $t$ time units after $\varphi$ commences to hold.

2 Transforming VHDL Programs to Timed Automata

This section describes the key points of the transformation of VHDL to timed automata.
Please recall that a VHDL program may have concurrent and sequential statements, denoted with \( C \) and \( S \) respectively. Each concurrent statement can be expressed with a separate automaton.

We define a transformation function \( F[P] \) that converts a given program \( P \) to timed automata. Transformation process is defined inductively by the the following rules, which must be understood like a case expression in the programming language ML [6]: cases are evaluated from top to bottom, and the transformation rule corresponding to the first pattern that matches the input program is performed. Due to the space limits, we skip some details of this transformation such as the transformation rules for entity and declaration parts. This transformation is relatively straightforward such that all the port definitions, signal and variable definitions are simply transformed to appropriate variables defined in the timed automata.

**Transformation Rule 1 (Declarations)**

1. \( F[P] \equiv F[R] \cup F[D] \cup F[C] \)
2. \( F[\text{signal } s : \text{std logic}; R] \equiv \text{bool } s; F[R] \)
3. \( F[\text{signal } s : \text{std_logic_vector}(i_1 \text{ to } i_2); R] \equiv \text{bool } s[i_1]; F[R] \)
4. \( F[\text{variable } v : \text{integer } [:= i]; D] \equiv \text{int } v = i; F[D] \)
5. \( F[\text{signal } s : \text{std logic } [:= b]; D] \equiv \text{bool } s = b; F[D] \)
6. \( F[\text{signal } s : \text{std_logic_vector}(i_1 \text{ to } i_2) [:= i_3]; D] \equiv \text{bool } s[i_1] = \{i_3 \& (1 \ll i_1), i_3 \& (1 \ll (i_1 - 1)), \ldots, i_3 \& (1 \ll i_2)\}; F[D] \)
Transformation Rule 2 (Concurrent statements)

1. $F[C_1; C_2] \equiv F[C_1] \parallel F[C_2]$

2. $F[s <= e] \equiv \begin{array}{c}
    t \leq \delta \\
    t = \delta \lor s := e, t := 0
\end{array}$

3. $F[s <= e \text{ when } b] \equiv \begin{array}{c}
    t \leq \delta \\
    b \land t = \delta \lor s := e, t := 0
\end{array}$

4. $F[\text{for } v \text{ in } i_1 \text{ to } i_2 \text{ generate } P] \equiv F[P]_{v := i_1} \parallel F[P]_{v := i_1 + 1} \parallel \cdots \parallel F[P]_{v := i_2}$

5. $F[\text{process}(s_0, \ldots, s_k) \text{ is } [D] \text{ begin } S \text{ end}] \equiv$

\[ F[D] \cup \begin{array}{c}
    t = \delta \\
    s'_0 = s_0 \land \cdots \land s'_k = s_k \\
    t := 0
\end{array} \begin{array}{c}
    t = \delta \\
    s'_0 \equiv s_0 \lor \cdots \lor s'_k \equiv s_k \\
    \text{fire!}
\end{array}$

6. $F[\emptyset] = F[null] = \emptyset$

where $C \in \{\text{COMPONENT, PROCESS, ASSIGNMENT (s <= e), } \emptyset\}$. Program P is a component that consists of at least one concurrent statement. Components can hierarchically contain other components. Therefore, transformation $F$ first applies Rule 2.1 to the top-level component $P$. If the statement is a process, then Rule 2.5 applies. where $s'_i$s are fresh variables, $\text{fire}$ is a fresh communication channel and $S$ is a block of sequential statements. $S$ is executed once initially and then only at the times when one of the variables given in the sensitivity list changes. $F$ produces two automata. The first automaton seen on the left side checks the sensitivity list and decides about triggering the process body $S$ via the synchronization channel $\text{fire}$. The second automaton executes $S$ at each trigger.
Transformation Rule 3 *(Sequential statements)*

1. $\mathcal{F}[S_1; S_2] \equiv \mathcal{F}[S_1]; \mathcal{F}[S_2]$

2. $\mathcal{F}[v := e; S] \equiv \begin{cases} \mathcal{F}[S] & \text{if } v = \text{rising edge}(a) \\ \mathcal{F}[S] & \text{if } v = \text{falling edge}(a) \\ \mathcal{F}[S] & \text{otherwise} \end{cases}$

3. $\mathcal{F}[s <= e; S] \equiv \begin{cases} \mathcal{F}[S] & \text{if } s = \text{rising edge}(a) \\ \mathcal{F}[S] & \text{if } s = \text{falling edge}(a) \\ \mathcal{F}[S] & \text{otherwise} \end{cases}$

4. $\mathcal{F}[\text{if } b \text{ then } S_1 \text{ else } S_2 ; S] \equiv$

5. $\mathcal{F}[\text{case } e \text{ is when } i_1 \Rightarrow S_1 \ldots \text{ when } i_n \Rightarrow S_n \text{ end case }; S] \equiv$

6. $\mathcal{F}[\text{null}] \equiv \mathcal{F}[] \equiv \begin{cases} \mathcal{F}[S] & \text{if } b = \text{rising edge}(a) \\ \mathcal{F}[S] & \text{if } b = \text{falling edge}(a) \\ \mathcal{F}[S] & \text{otherwise} \end{cases}$

For condition $b$ and expression $e$, the following rules apply:

Transformation Rule 4 *(Conditions and Expressions)*

1. $\mathcal{F}[b] = \begin{cases} a' \neq a \& \& a = 1 & \text{if } b = \text{rising edge}(a) \\ a' \neq a \& \& a = 0 & \text{if } b = \text{falling edge}(a) \\ b & \text{otherwise} \end{cases}$

where $a'$ is the fresh variable defined during the transformation of the associated process statement. Note that sequential statements must take place in process statements and to use the commands rising_edge(a) and falling_edge(a) in a process, a must be defined in its sensitivity list, which assures the definition of $a'$. 
Transformation Rule 5  

\[
\mathcal{F}[s \leq e \text{ after } t_1 ; S] = \begin{cases}
\text{true} & \text{if } t = t_1, \ t > 0, \ s = e
\end{cases}
\]

Transformation rule 5 that includes non-synthesizable statement after may seem to incur an antinomy, since we only deal with VHDL in fact. The system under test is the circuit, i.e., VHDL, yet the running circuit can be achieved by providing necessary test signals to the circuit. Note that one may need some non-synthesizable timing statements such as wait and after to generate clock or other signals.

Timing Information

The time constants, denoted with \( \delta \) in each rule, can be extracted precisely from the time reports generated by hardware synthesizers. Precise timing knowledge is of paramount importance to check the real-time behaviors of the system, and it depends on the clock frequency and target hardware platform.

References


